EECS 40 Spring 2003 Lecture 16 S. Ross

# EECS 40 Spring 2003

Lecture 19 Microfabrication 4/1/03 Prof. Andy Neureuther

- · How are Integrated Circuits made?
  - Silicon wafers
  - Oxide formation by growth or deposition
  - Other films
  - Pattern transfer by lithography
  - Layout
  - Process flow

EECS 40 Spring 2003 Lecture 16 S. Ross

## **Integrated Circuits**

- J. Kilby, Texas Instruments and R. Noyce, Fairchild, circa 1958.
- Make the entire circuit at one time ... using concepts borrowed from printing technology
- What do we need?
  - a substrate for the circuit
  - a way to dope regions of silicon n or p type
  - insulating and conducting films to form the MOS transistor and interconnect it
  - processes for etching patterns into these films

. Ross

# Early 21st Century IC Technology

- Many levels of electrical interconnect (Cu)
  - Ten-level metal is entering production
- MOSFET is shrinking:
  - gate lengths of 10 nm = 0.01 μm have been demonstrated by Intel, TSMC, AMD, → new device structures are based on late 1990s UC Berkeley research (Profs. Hu, King, and Bokor)
- Technology/economic limits ...
  - Roadblocks to increasing density are a huge challenge around 2015

EECS 40 Spring 2003 Lecture 16

S. Ross

# **Complexity of IC Metallization**



IBM Microelectronics Gallery

Colorized scanning-electron micrograph of the copper interconnect layers, after removal of the insulating layers by a chemical etch

Note: all > 108 connections must work or the chip doesn't function. Current Berkeley research (Prof. Bora Nikolic) is directed at fault-tolerant design methodologies

# Silicon Substrates (Wafers)

Crystals are grown from the melt in boules (cylinders) with specified dopant concentrations. They are ground perfectly round and oriented (a "flat" is ground along the boule) and then sliced like salami into wafers.



Typical wafer cost: \$50

Sizes: Today 200 mm or 300 mm in diameter

EECS 40 Spring 2003 Lecture 16 S. Ross

# **Adding Dopants to Silicon**

A finished wafer can have dopants added to its surface by a combination of *ion implantation* and *annealing* (heating the silicon wafer to > 800°C



Features: crystal structure of the wafer is destroyed due to ion impact at energies of 20 keV – 5 MeV ... damage can be as deep as 1 um below surface

Annealing heals the damage ... nearly perfectly. The B or As or P atoms end up as substitutional impurities on lattice sites





S. Ross

## **Deposited IC Materials**

Polycrystalline silicon (polysilicon or simply "poly")

Wafer is heated to around 600  $^{\circ}$ C and a silicon-containing gas (SiH<sub>4</sub>) is passed over it; a surface reaction results in a deposited layer of silicon: SiH<sub>4</sub> = Si + 2H<sub>2</sub>



Terminology: "CVD" = Chemical Vapor Deposition

Properties: Sheet resistance can be fairly low (e.g. if doped heavily and 500 nm thick,  $R_{\square}$  = 20  $\Omega/\square$ ). It can withstand high temperature anneals.  $\rightarrow$  major advantage for MOS gates

EECS 40 Spring 2003 Lecture 16

g Poss

#### **More Deposited Materials**

Silicon Dioxide: Similar process (SiH<sub>4</sub> + 0<sub>2</sub>) at 425°C useful as an insulator between conducting layers

Metal films: (aluminum and copper)

Deposited at near room temperature using a "sputtering" process (Highly energetic argon ions batter the surface of a metal target, knocking atoms of loose which land on the surface of the wafer.)

#### Other films:

Special insulating layers with low dielectric constants, thin ceramic films (e.g., TiN) that are useful to keep materials from interacting during subsequent processing

S. Ross

## Patterning the Layers - Lithography

Goal: Transfer the desired pattern information to the wafer

**Fabrication process** = sequence of processes in which layers are added or modified and each layer is **patterned**, that is selectively removed or selectively added according to the circuit desired

Photolithography: invented circa 1822 by Nicéphore Niépce (France) – early pioneer in photography

Process for transferring a pattern in parallel (like printing)

### **Equipment**, Materials, and Processes needed:

- 1. A mask (... where do we find masks, anyway?)
- 2. A photosensitive material (called *photoresist*)
- 3. A light source and method of projecting the image of the mask onto the photoresist ("printer" or "projection stepper" or "projection scanner")
- 4. A method of "developing" the photoresist, that is removing it where the light hits it.
- 5. A method for then transferring the pattern from the photoresist to the layer underneath it, for example by etching the film, with some areas protected by the photoresist.

EECS 40 Spring 2003 Lecture 16

S. Ross

#### **Pattern Transfer Overview**

- A designer lays out a pattern for each layer in the circuit... the metal wiring layer, the transistor gate layer, etc, much like an architect lays out a city plan
- The patterns are created in an opaque material on a clear glass plate the "mask". One mask is made for each layer. (Perhaps a total of 20)
- The wafer is prepared by coating its surface with a photo-sensitive polymer (today short-wavelength ("deep") UV light is used because smaller patterns can be created)
- The wafer is exposed in a kind of specialized "camera".. The
  projection stepper or scanner which has a light source, optics and
  holds the mask with the desired pattern. It is capable of aligning every
  pattern up with the patterns underneath to very high precision. Today's
  steppers cost circa \$5M-\$10M.
- The photoresist on the exposed wafer is "developed" by immersion in a liquid which removes the resist wherever the light has hit it.





















EECS 40 Spring 2003 Lecture 16 S. Ross

# **EXAMPLE NMOS Process Sequence**

- Starting material: p-type silicon. Grow 500 nm (5000 Å) of "field" SiO<sub>2</sub>
- 2. Pattern oxide using the oxide mask
- 3. Grow 15 nm of "gate" SiO<sub>2</sub>
- 4. Deposit 500 nm of n-type polysilicon
- 5. Pattern poly using the polysilicon mask
- 6. Implant arsenic (penetrates gate oxide, but not poly or field oxide) and anneal to form source and drain regions
- 7. Deposit 500 nm of SiO<sub>2</sub>
- 8. Pattern oxide using contact mask (etch sufficiently long to clear oxide from all contact windows)
- 9. Deposit 1 μm of aluminum
- 10. Pattern aluminum with metal mask
- 11. Anneal at 450 °C to heal gate oxide damage and make good Si-Al contacts





