CS250
VLSI Systems Design
Lecture 2: Chisel Introduction

Spring 2016
John Wawrzynek
with
Chris Yarp (GSI)
HDL History


- Invented as simulation language. Synthesis was an afterthought. Many of the basic techniques for synthesis were developed at Berkeley in the 80's and applied commercially in the 90's.

- Around the same time as the origin of Verilog, the US Department of Defense developed VHDL (A double acronym! VSIC (Very High-Speed Integrated Circuit) HDL). Because it was in the public domain it began to grow in popularity.

- Afraid of losing market share, Cadence opened Verilog to the public in 1990.

- An IEEE working group was established in 1993, and ratified IEEE Standard 1394 (Verilog) in 1995.

- Verilog is the language of choice of Silicon Valley companies, initially because of high-quality tool support and its similarity to C-language syntax.

- VHDL is still popular within the government, in Europe and Japan, and some Universities.

- Most major CAD frameworks now support both.

- Latest Verilog version is “System Verilog”.

- Other alternatives these days:
  - Bluespec (MIT spin-out) models digital systems using “guarded atomic actions”
  - C-to-gates Compilers (ex: Cadence C-to-s, Vivado HLS)
Problems with Verilog

- Designed as a simulation language. “Discrete Event Semantics”
  - Many constructs don’t synthesize: ex: deassign, timing constructs
  - Others lead to mysterious results: for-loops
  - Difficult to understand synthesis implications of procedural assignment (always blocks), and blocking versus non-blocking assignments
  - Your favorite complaint here!
  - In common use, most users ignore much of the language and stick to a very strict “style”. Large companies post use rules and run lint style checkers. Nonetheless

- The real power of a textual representation of circuits is the ability to write circuit “compilers”. Verilog has very weak “meta-programming” support”. Simple parameter expressions, generate loops and case.
- Various hacks around this over the years, ex: embedded TCL scripting.

```verilog
// Gray-code to binary-code converter
module gray2bin1 (bin, gray);
  parameter SIZE = 8;
  output [SIZE-1:0] bin;
  input [SIZE-1:0] gray;

  genvar i;

  generate for (i=0; i<SIZE; i=i+1) begin:
    assign bin[i] = ^gray[SIZE-1:i];
  end endgenerate
endmodule
```
Chisel

Constructing Hardware In a Scala Embedded Language

- Experimental attempt at a fresh start to address these issues.
- Clean simple set of design construction primitives, just what is needed for RTL design
- Powerful “metaprogramming” model for building circuit generators

Why embedded?

- Avoid the hassle of writing and maintaining a new programming language (most of the work would go into the non-hardware specific parts of the language anyway).

Why Scala?

- Brings together the best of many others: Java JVM, functional programming, OO programming, strong typing, type inference.
- Still very new. Bugs will show up. Your feedback is needed.
- In class, brief presentation of basics. Ask questions.
- Tutorial/manual and other documents available online: chisel.berkeley.edu
- Note: Chisel is not High-level Synthesis. Much closer to Verilog/VHDL than C-to-gates.
Outline

- Brief Introduction to Chisel
- Literal Constructors
- Bundles, Port Constructors, Vecs
- Components and Circuit Hierarchy
- More on Multiplexors
- Registers
- Conditional Update Rules
- FSMs
- More on Interface Bundles, and Bulk Connections
- Running
// simple logic expression
(a & ~b) | (~a & b)

- Notes:
  - The associated logic circuits are not “executed”. They are active always (like continuous assignment in Verilog).
  - Unlike Verilog, no built-in logic gates. Expressions instead.
  - The “variables”, a and b, are “named wires”, and were given names here because they are inputs to the circuit. Other wires don’t need names.
  - Here we assumed that the inputs, and therefore all generated wires, are one bit wide, but the same expression would work for wider wires. The logic operators are “bitwise”.
  - Chisel includes a powerful wire width inference mechanism.
In the previous example because the wires `a` and `b`, are named, each can be used in several places. Similarly we could name the circuit output:

```scala
// simple logic expression
val out = (a & ~b) | (~a & b)
```

- The keyword `val` comes from Scala. It is a way to declare a program variable that can only be assigned once - a constant.

- This way `out` can be generated at one place in the circuit and then “fanned-out” to other places where `out` appears.

```scala
// fan-out
val z = (a & out) | (out & b)
```

- Another reason to name a wire is to help in debugging.
Functional Abstraction

- Naming wires and using fanout gives us a way to reuse an output in several places in the generated circuit. Function abstraction gives us a way to reuse a circuit description:

```scala
// simple logic function
def XOR (a: Bits, b: Bits) = (a & ~b) | (~a & b)
```

- Here the function inputs and output are assigned the type `Bits`. More on types soon.

- Now, wherever we use the `XOR` function, we get a copy of the associated logic. Think of the function as a “constructor”.

```scala
// Constructing multiple copies
val z = (x & XOR(x,y)) | (XOR(x,y) & y)
```

- Functions wrapping up simple logic are light-weight. This results in hierarchy in your code, but no hierarchy in the Chisel output.

- We’ll see later that **Chisel Modules** are used for building hierarchy in the resulting circuit.
Datatypes in Chisel

- Chisel datatypes are used to specify the type of values held in state elements or flowing on wires.

- Hardware circuits ultimately operate on vectors of binary digits, but more abstract representations for values allow clearer specifications and help the tools generate more optimal circuits.

- The basic types in Chisel are:

<table>
<thead>
<tr>
<th>Datatype</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits</td>
<td>Raw collection of bits</td>
</tr>
<tr>
<td>SInt</td>
<td>Signed integer number</td>
</tr>
<tr>
<td>UInt</td>
<td>Unsigned integer number</td>
</tr>
<tr>
<td>Bool</td>
<td>Boolean</td>
</tr>
</tbody>
</table>

- All signed numbers represented as 2’s complement.

- Chisel supports several higher-order types: Bundles and Vecs.
Type Inference

- Although it is useful to keep track of the types of your wires, because of Scala type inference, it is not always necessary to declare the type.

- For instance in our earlier example:

```scala
// simple logic expression
val out = (a & ~b) | (~a & b)
```

the type of out was inferred from the types of a and b and the operators.

- If you want to make sure, or if there is not enough information around for the inference engine, you can always specify the type explicitly:

```scala
// simple logic expression
val out: Bits = (a & ~b) | (~a & b)
```

- Also, as we shall see, explicit type declaration is necessary in some situations.
Bundles

- Chisel Bundles represent collections of wires with named fields.

- Similar to “struct” in C. In chisel, Bundles are defined as a class (similar to in C++ and Java):

```scala
class FIFOInput extends Bundle {
   val rdy = Bool(OUTPUT) // Indicates if FIFO has space
   val data = Bits(INPUT, 32) // The value to be enqueued
   val enq = Bool(INPUT) // Assert to enqueue data
}
```

- Chisel has class methods for Bundle (i.e., automatic connection creation) therefore user created bundles need to “extend” class Bundle. (More later)

- Each field is given a name and defined with a constructor of the proper type and with parameters specifying width and direction.

- Instances of FIFOInput can now be made: `val jonsIO = new FIFOInput;`

- Bundle definitions can be nested and built into hierarchies,

- And are used to define the interface of “modules” ...

- Bundle “flip” operator is used to create the “opposite” Bundle (wrt to direction)
- Literals are values specified directly in your source code.
- Chisel defines type specific constructors for specifying literals.

```scala
Bits("ha")     // hexadecimal 4-bit literal of type Bits
Bits("o12")    // octal 4-bit literal of type Bits
Bits("b1010")  // binary 4-bit literal of type Bits
SInt(5)        // signed decimal 4-bit literal of type Fix
SInt(-8)       // negative decimal 4-bit literal of type Fix
UInt(5)        // unsigned decimal 3-bit literal of type UFix
Bool(true)     // literals for type Bool, from Scala boolean literals
Bool(false)
```

- By default Chisel will size your literal to the minimum necessary width.
- Alternatively, you can specify a width value as a second argument:

```scala
Bits("ha", 8)    // hexadecimal 8-bit literal of type Bits, 0-extended
SInt(-5, 32)     // 32-bit decimal literal of type Fix, sign-extended
SInt(-5, width = 32) // handy if lots of parameters
```

- Error reported if specified width value is less than needed.
# Built-in Operators

- Chisel defines a set of hardware operators for the built-in types.

## Bool Operators:

<table>
<thead>
<tr>
<th>Chisel</th>
<th>Explanation</th>
<th>Width</th>
</tr>
</thead>
<tbody>
<tr>
<td>!x</td>
<td>Logical NOT</td>
<td>1</td>
</tr>
<tr>
<td>x &amp; y</td>
<td>Logical AND</td>
<td>1</td>
</tr>
<tr>
<td>x</td>
<td></td>
<td>y</td>
</tr>
</tbody>
</table>

## Bits Operators:

<table>
<thead>
<tr>
<th>Chisel</th>
<th>Explanation</th>
<th>Width</th>
</tr>
</thead>
<tbody>
<tr>
<td>x(n)</td>
<td>Extract bit, 0 is LSB</td>
<td>1</td>
</tr>
<tr>
<td>x(n, m)</td>
<td>Extract bitfield</td>
<td>n - m + 1</td>
</tr>
<tr>
<td>x &lt;&lt; y</td>
<td>Dynamic left shift</td>
<td>w(x) + maxVal(y)</td>
</tr>
<tr>
<td>x &gt;&gt; y</td>
<td>Dynamic right shift</td>
<td>w(x) - minVal(y)</td>
</tr>
<tr>
<td>x &lt;&lt; n</td>
<td>Static left shift</td>
<td>w(x) + n</td>
</tr>
<tr>
<td>x &gt;&gt; n</td>
<td>Static right shift</td>
<td>w(x) - n</td>
</tr>
<tr>
<td>Fill(n, x)</td>
<td>Replicate x, n times</td>
<td>n * w(x)</td>
</tr>
<tr>
<td>Cat(x, y)</td>
<td>Concatenate bits</td>
<td>w(x) + w(y)</td>
</tr>
<tr>
<td>Mux(c, x, y)</td>
<td>If c, then x; else y</td>
<td>max(w(x), w(y))</td>
</tr>
<tr>
<td>~x</td>
<td>Bitwise NOT</td>
<td>w(x)</td>
</tr>
<tr>
<td>x &amp; y</td>
<td>Bitwise AND</td>
<td>max(w(x), w(y))</td>
</tr>
<tr>
<td>x</td>
<td>y</td>
<td>Bitwise OR</td>
</tr>
<tr>
<td>x ^ y</td>
<td>Bitwise XOR</td>
<td>max(w(x), w(y))</td>
</tr>
<tr>
<td>x === y</td>
<td>Equality (triple equals)</td>
<td>1</td>
</tr>
<tr>
<td>x != y</td>
<td>Inequality</td>
<td>1</td>
</tr>
<tr>
<td>andR(x)</td>
<td>AND-reduce</td>
<td>1</td>
</tr>
<tr>
<td>orR(x)</td>
<td>OR-reduce</td>
<td>1</td>
</tr>
<tr>
<td>xorR(x)</td>
<td>XOR-reduce</td>
<td>1</td>
</tr>
</tbody>
</table>

## Uint, SInt Operators:

- (bitwidths given for UIInts)

<table>
<thead>
<tr>
<th>Chisel</th>
<th>Explanation</th>
<th>Width</th>
</tr>
</thead>
<tbody>
<tr>
<td>x + y</td>
<td>Addition</td>
<td>max(w(x), w(y))</td>
</tr>
<tr>
<td>x - y</td>
<td>Subtraction</td>
<td>max(w(x), w(y))</td>
</tr>
<tr>
<td>x * y</td>
<td>Multiplication</td>
<td>w(x) + w(y)</td>
</tr>
<tr>
<td>x / y</td>
<td>Division</td>
<td>w(x)</td>
</tr>
<tr>
<td>x % y</td>
<td>Modulus</td>
<td>bits(maxVal(y) - 1)</td>
</tr>
<tr>
<td>x &gt; y</td>
<td>Greater than</td>
<td>1</td>
</tr>
<tr>
<td>x &gt;= y</td>
<td>Greater than or equal</td>
<td>1</td>
</tr>
<tr>
<td>x &lt; y</td>
<td>Less than</td>
<td>1</td>
</tr>
<tr>
<td>x &lt;= y</td>
<td>Less than or equal</td>
<td>1</td>
</tr>
<tr>
<td>x &gt;&gt; y</td>
<td>Arithmetic right shift</td>
<td>w(x) - minVal(y)</td>
</tr>
<tr>
<td>x &gt;&gt; n</td>
<td>Arithmetic right shift</td>
<td>w(x) - n</td>
</tr>
</tbody>
</table>
A nice feature of the Chisel compiler is that it will automatically size the width of wires.

The bit-width of ports (of modules) and registers must be specified, but otherwise widths are inferred with the application of the following rules:

<table>
<thead>
<tr>
<th>Operation</th>
<th>Bit-width Inference</th>
</tr>
</thead>
<tbody>
<tr>
<td>$z = x + y$</td>
<td>$wz = \text{max}(wx, wy) + 1$</td>
</tr>
<tr>
<td>$z = x - y$</td>
<td>$wz = \text{max}(wx, wy) + 1$</td>
</tr>
<tr>
<td>$z = x \text{ bitwise-op} y$</td>
<td>$wz = \text{max}(wx, wy)$</td>
</tr>
<tr>
<td>$z = \text{Mux}(c, x, y)$</td>
<td>$wz = \text{max}(wx, wy)$</td>
</tr>
<tr>
<td>$z = w * y$</td>
<td>$wz = wx + wy$</td>
</tr>
<tr>
<td>$z = x \ll n$</td>
<td>$wz = wx + \text{maxNum}(n)$</td>
</tr>
<tr>
<td>$z = x \gg n$</td>
<td>$wz = wx - \text{minNum}(n)$</td>
</tr>
<tr>
<td>$z = \text{Cat}(x, y)$</td>
<td>$wz = wx + wy$</td>
</tr>
<tr>
<td>$z = \text{Fill}(n, x)$</td>
<td>$wz = wx \times \text{maxNum}(n)$</td>
</tr>
</tbody>
</table>
Bundles and Vecs

- **Bundle and Vec** are classes for aggregates of other types.

- The **Bundle** class similar to “struct” in C, collection with named fields:

  ```scala
  class MyFloat extends Bundle {
    val sign = Bool()
    val exponent = Bits(width = 8)
    val significant = Bits(width = 23)
  }
  val x = new MyFloat()
  Val xs = x.sign
  ```

- The **Vec** class is an indexable array of same type objects:

  ```scala
  val myVec = Vec(5) { SInt(width = 23) } // Vec of 5 23-bit signed integers.
  val third = myVec(3) // Name one of the 23-bit signed integers
  ```

- **Note**: Vec is not a memory array. It’s a collection of wires (or registers).

- Vec and Bundle inherit from class, **Data**. Every object that ultimately inherits from Data can be represented as a bit vector in a hardware design.

- **Nesting**:

  ```scala
  class BigBundle extends Bundle {
    val myVec = Vec(5) { SInt(width = 23) } // Vector of 5 23-bit signed integers.
    val flag = Bool()
    val f = new MyFloat() // Previously defined bundle.
  }
  ```
Ports

- A port is any Data object with directions assigned to its members.

- Port constructors allow a direction to be added at construction time:

```scala
class FIFOInput extends Bundle {
    val rdy = Bool(OUTPUT)
    val data = Bits(width = 32, OUTPUT)
    val enq = Bool(INPUT)
}
```

- The direction of an object can also be assigned at instantiation time:

```scala
class ScaleIO extends Bundle {
    val in = new MyFloat().asInput
    val scale = new MyFloat().asInput
    val out = new MyFloat().asOutput
}
```

- The methods asInput and asOutput force all components of the data object to the requested direction.

- Other methods exist for “flipping” direction, etc.
**Modules**

- Modules are used to define hierarchy in the generated circuit.
- Similar to modules in Verilog.
- Each defines a port interface, wires together subcircuits.
- Module definitions are class definitions that extend the Chisel Module class.

```scala
class Mux2 extends Module {
    val io = new Bundle{
        val select = Bits(width=1, dir=INPUT);
        val in0 = Bits(width=1, dir=INPUT);
        val in1 = Bits(width=1, dir=INPUT);
        val out = Bits(width=1, dir=OUTPUT);
    };
    io.out := (io.select & io.in1) |
               (~io.select & io.in0);
}
```

- The Module slot `io` is used to hold the interface definition, of type Bundle. `io` is assigned a Bundle that defines its ports.
- In this example,
  - `io` is assigned to an **anonymous** Bundle,
  - `:=` assignment operator, in Chisel wires the input of LHS to the output of circuit on the RHS
Components Instantiation

- Modules are used to define hierarchy in the generated circuit.

class Mux4 extends Module {
    val io = new Bundle {
        val in0  = Bits(width=1, dir=INPUT);
        val in1  = Bits(width=1, dir=INPUT);
        val in2  = Bits(width=1, dir=INPUT);
        val in3  = Bits(width=1, dir=INPUT);
        val select = Bits(width=2, dir=INPUT);
        val out  = Bits(width=1, dir=OUTPUT);
    }
    val m0 = new Mux2();
    m0.io.select := io.select(0); m0.io.in0 := io.in0; m0.io.in1 := io.in1;
    val m1 = new Mux2();
    m1.io.select := io.select(0); m1.io.in0 := io.in2; m1.io.in1 := io.in3;
    val m3 = new Mux2();
    m3.io.select := io.select(1);
    m3.io.in0 := m0.io.out; m3.io.in1 := m1.io.out;
    io.out := m3.io.out;
}
Functional constructors for Modules can simplify your code.

**Component Functional Abstraction**

- **object Mux2** creates a Scala singleton object on the Mux2 component class.
- **apply** defines a method for creation of a Mux2 instance

```scala
object Mux2 {
    def apply (select: Bits, in0: Bits, in1: Bits) = {
        val m = new Mux2();
        m.io.in0 := in0;
        m.io.in1 := in1;
        m.io.select := select;
        m.io.out // return the output
    }
}
```

```scala
class Mux4 extends Component {
    val io = new Bundle {
        val in0    = Bits(width=1, dir=INPUT);
        val in1    = Bits(width=1, dir=INPUT);
        val in2    = Bits(width=1, dir=INPUT);
        val in3    = Bits(width=1, dir=INPUT);
        val select = Bits(width=2, dir=INPUT);
        val out    = Bits(1, OUTPUT);
    }
    io.out := Mux2(io.select(1),
                   Mux2(io.select(0), io.in0, io.in1),
                   Mux2(io.select(0), io.in2, io.in3));
}
```
More on Multiplexors

- **Chisel defines a constructor for n-way multiplexors**
  
  \[
  \text{MuxLookup(index, default,} \\
  \text{Array(key1->value1, key2->value2, \ldots, keyN->valueN))}
  \]

- The index to key match is implemented using the "===" operator.
- Therefore MuxLookup would work for any type for which === is defined.
- "===" is defined on bundles and vecs, as well as the primitive Chisel types.
- Users might can override "===" for their own bundles.

- **MuxCase generalizes this by having each key be an arbitrary condition**
  
  \[
  \text{MuxCase(default, Array(c1 -> a, c2 -> b, \ldots))}
  \]

- where the overall expression returns the value corresponding to the first condition evaluating to true.
- Simplest form of state element supported by Chisel is a positive-edge-triggered register. Is instantiated functionally as:

\[
\text{Reg}(\ (a \ & \ \sim b) \ | \ (\sim a \ & \ b))
\]

- This circuit has an output that is a copy of the input signal delayed by one clock cycle.

- Note, we do not have to specify the type of Reg as it will be automatically inferred from its input when instantiated in this way.

- In Chisel, clock and reset are global signals that are implicitly included where needed

- Example use. Rising-edge detector that takes a boolean signal in and outputs true when the current value is true and the previous value is false:

\[
\text{def risingedge}(x: \ \text{Bool}) = x \ &\& \ \sim \text{Reg}(x)
\]
The Counter Example

- Constructor for an up-counter that counts up to a maximum value, max, then wraps around back to zero (i.e., modulo max+1):

```scala
def wraparound(n: UInt, max: UInt) =
  Mux(n > max, UInt(0), n)

def counter(max: UInt) = {
  val y = Reg(resetVal = UInt(0, max.getWidth));
  y := wraparound(y + UInt(1), max);
  y
}
```

- Constructor for a circuit to output a pulse every n cycles:

```scala
// Produce pulse every n cycles.
def pulse(n: UInt) = counter(n - UInt(1)) === UInt(0)

// Flip internal state when input true.
def toggle(ce: Bool) = {
  val x = Reg(resetVal = Bool(false));
  x := Mux(ce, !x, x)
  x
}
```

- “Toggle flip-flop” - toggles internal state when ce is true:

```scala
// Flip internal state when input true.
def squareWave(period: UInt) = toggle(pulse(period));
```
Conditional Updates

- Instead of wiring register inputs to combinational logic blocks, it is often useful to specify when updates to the registers will occur and to specify these updates spread across several separate statements (think FSMs).

```scala
val r = Reg() { UInt(width = 16) };
when (c === 0) {
  r <= r + UInt(1);
}
```

- register r is updated on the next rising-clock-edge iff c is zero.

- The argument to when is a predicate circuit expression that returns a Bool.

- The update block can only contain update statements using the update operator `<=`, simple expressions, and named wires defined with `val`.

- Cascaded conditional updates are prioritized from top to bottom in order of their Scala evaluation. For example,

```
when (c1) { r <= Bits(1) }
when (c2) { r <= Bits(2) }
when (Bool(true)) { r <= Bits(3) }
```

- Leads to:

```
c1 c2 r
0 0 3
0 1 2
1 0 1
1 1 1
```

- See tutorial for more examples, and variations on this them.
Finite State Machine Specification (1)

- When blocks help in FSM specification:

```scala
class MyFSM extends Module {
  val io = new Bundle {
    val in  = Bool(dir = INPUT);
    val out = Bool(dir = OUTPUT);
  }
  val IDLE :: S0 :: S1 :: Nil = Enum(3){UInt()};
  val state = Reg(resetVal = IDLE);
  when (state === IDLE) {
    when (io.in) { state <= S0 }
  }
  when (state === S0) {
    when (io.in) { state <= S1 }
    .otherwise { state <= IDLE }
  }
  when (state === S1) {
    .unless (io.in) { state <= IDLE }
  }
  io.out := state === S1;
}
```

- Enum(3) generates three Uint lits, used here to represent states values.
- See tutorial for more complex FSM example.
Finite State Machine Specification (2)

Switch helps in FSM specification:

class MyFSM extends Component {
  val io = new Bundle {
    val in = Bool(dir = INPUT);
    val out = Bool(dir = OUTPUT);
  }
  val IDLE :: S0 :: S1 :: Nil = Enum(3) {UInt()};
  val state = Reg(resetVal = IDLE);
  switch (state) {
    is (IDLE) {
      when (io.in) { state <=< S0 };  
    }
    is (S0) {
      when (io.in) { state <=< S1 }
      .otherwise { state <=< IDLE };  
    }
    is (S1) {
      .unless (io.in) { state <=< IDLE };  
    }
  }
  io.out := state === S1;
}
- Bundles help with interface definitions

```scala
class SimpleLink extends Bundle {
  val data = Bits(width=16, dir=OUTPUT);
  val rdy  = Bool(dir=OUTPUT);
}
```

- PLink extends SimpleLink by adding parity bits.

```scala
class PLink extends SimpleLink {
  val parity = Bits(width=5, dir=OUTPUT);
}
```

- FilterIO aggregates other bundles.

- “flip” recursively changes the “gender” of members.
- Bundles help with making connections

```scala
class Filter extends Module {
  val io = new FilterIO();
  ...
}
```

- “<>” bulk connects bundles of opposite gender, connecting leaf ports of the same name to each other.

- “<>” also promotes child component interfaces to parent component interfaces.
Scala Compiler generates an executable (Chisel program)

Execution of the Chisel program:
- generates an internal data structure (graph of “cells”)
- resolves wire widths
- checks connectivity
- generates target output (currently verilog or C++)

Actually multiple different verilog targets are possible, pure simulation, Verilog for ASIC mapping, Verilog for FPGA mapping
### Chisel Cheat Sheet

**Notation In This Document:**
- For Functions and Constructors:
  - Arguments given as `name(type) = value`.
  - Arguments in brackets `(...)` are optional.
- For Operators:
  - `c`, `x`, `y` are Chisel Data;
  - `n`, `m` are Scala Int
  - `w(x)`, `w(y)` are the widths of `x`, `y` (respectively)
  - `minVal(x)`, `maxVal(x)` are the minimum or maximum possible values of `x`

#### Basic Chisel Constructs

**Chisel Wire Operators:**
- `val x = UInt()` assign as wire of type `UInt()`
- `x := y` assign (connect) wire `y` to wire `x`
- `x <> y` connect `x` and `y`, wire directionality is automatically inferred

When executes blocks conditionally by `Bool`, and is equivalent to Verilog `if`
- `when(condition1) {
  // run if condition1 true and skip rest
} // else when(condition2) {
  // run if condition2 true and skip rest
} // unless(condition3) {
  // run if condition3 false and skip rest
} otherwise {
  // run if none of the above ran
}

**Switch** executes blocks conditionally by data
- `switch(x) {
  case (value1) {
    // run if x === value1
  } case (value2) {
    // run if x === value2
  } ...
}

**Enum** generates value literals for enumerations
- `val s1: s2: ... = Enum(type, n: Int)`
- `s1`, `s2`, ... sn will be created as `type` literals

**Math Helpers**
- `log2P(n:Int): Int` round up
- `log2Dwn(n:Int): Int` round down
- `isPow2(n:Int): Boolean` if `n` is a power of 2

#### Basic Data Types

**Constructors:**
- `Bool[Boolean]`:
  - `Bits/ UInt/ SInt([x: Int/ String], [width: Int])`
  - `x` create a literal from Scala type/ padded String, or declare unassigned if missing
  - `width` bit width (inferred if missing)

**Bits, UInt, SInt**:
- `Bits` of ` UInt`/ `SInt`
- ` UInt -> SInt` zero-extend to `SInt`

**Chisel Operators:**
- `x Logical NOT
  1`
- `x && y Logical AND
  1`
- `x || y Logical OR
  1`

<table>
<thead>
<tr>
<th>Type</th>
<th>Explanation</th>
<th>Width</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bits</td>
<td>Extract bitfield</td>
<td>n - x + 1</td>
</tr>
<tr>
<td></td>
<td>Dynamic left shift</td>
<td>w(x) + maxVal(y)</td>
</tr>
<tr>
<td></td>
<td>Dynamic right shift</td>
<td>minVal(y)</td>
</tr>
<tr>
<td></td>
<td>Static left shift</td>
<td>w(x) + n</td>
</tr>
<tr>
<td></td>
<td>Static right shift</td>
<td>w(x) - n</td>
</tr>
<tr>
<td></td>
<td>Replicate</td>
<td>n times n * w(x)</td>
</tr>
<tr>
<td></td>
<td>Concatenate bits</td>
<td>w(x) + w(y)</td>
</tr>
<tr>
<td></td>
<td>XOR-reduce</td>
<td>max(w(x), w(y))</td>
</tr>
<tr>
<td></td>
<td>OR-reduce</td>
<td>max(w(x), w(y))</td>
</tr>
<tr>
<td></td>
<td>Equality</td>
<td>(optional)</td>
</tr>
<tr>
<td></td>
<td>Inequality</td>
<td>1</td>
</tr>
</tbody>
</table>

**Access**:
- `Bundle { [name] = value }`
- `Bundle { [name] = value[0], ... [name] = value[n] }`

**Usage**:
- `readVal = my_mem(addr: UInt/Int)`
- `updateValue = next_val`

**State Elements**
- `Registers retain state until updated`
- `val my_reg = Reg(outType:Data, [next:Data])`

**Read-Write Memory**
- `val my_mem = Mem(out: Data, [n:Int])`
- `seqRead: Boolean`
- `seqWrite: Boolean`

**Modules**
- Defining: sublass `Module` with elements, code:
  ```scala
class MyModule[width:Int] extends Module {
  val io = new Bundle {
    val in = UInt(INPUT, width)
    val out = UInt(OUTPUT, width)
  }
  ...
}
```

**Usage**:
- `access elements using dot notation:
  - val readVal = my_mem.addr(out)
  - val updateVal = next_reg`

**Hardware Generation**
- **Functions** provide block abstractions for code:
  ```scala
def adder(op_a: UInt, op_b: UInt): UInt = {
  ...
}
```
- **If/For** can be used to control hardware generation and is equivalent to Verilog `generate if`
End of HDLs/Chisel Introduction

Advanced Chisel Later:

- Memory Blocks
- Polymorphism and Parameterization
- Higher-order Functions