**Clocking Methodology**
- The input signal to each state element must stabilize before each rising edge.
- Critical path: Longest delay path between state elements in the circuit.
- Min clock period \( t_{\text{clk-to-q}} + t_{\text{CL}} + t_{\text{setup}} \), where \( t_{\text{CL}} \) is the Combinational Logic delay in the critical path.
- If we place registers in the critical path, we can shorten the period by reducing the amount of logic between registers.

**Clocking Problem**
- The circuit below computes the weighted average of 4 values.
- Logic Delays - \( t_{\text{mult}} = 55\text{ns} \), \( t_{\text{add}} = 19\text{ns} \), \( t_{\text{shift}} = 2\text{ns} \)
- Register Parameters - \( t_{\text{setup}} = 2\text{ns} \), \( t_{\text{hold}} = 1\text{ns} \), \( t_{\text{clk-to-q}} = 3\text{ns} \)

1. What is the critical path delay and the maximum clock rate this circuit can operate at?

2. If you add one stage of registers (pipelining), what is the highest clock rate you can get?
CPU Design
Here is the basic datapath as discussed in lecture, shown in simplified (i.e. incomplete) format:

![Datapath Diagram]

- \( \text{rd}, \text{rs}, \text{and} \ \text{rt} \) are 5-bit wires, \( \text{imm} \) is a 16-bit wire. All other wires are 32 bits wide. Assume that the ALU can output an Equals signal, which is on when its two inputs are equal.

1. Add control signals and missing elements (such as multiplexers) to the diagram so that the datapath can execute the following instructions: \text{add, lui, sw, bne, j}.

2. Fill out the values for the control signals from part 2 (write the names of your control signals in the second row):

<table>
<thead>
<tr>
<th>Instr</th>
<th>Control Signals</th>
</tr>
</thead>
<tbody>
<tr>
<td>add</td>
<td></td>
</tr>
<tr>
<td>lui</td>
<td></td>
</tr>
<tr>
<td>sw</td>
<td></td>
</tr>
<tr>
<td>bne</td>
<td></td>
</tr>
<tr>
<td>j</td>
<td></td>
</tr>
</tbody>
</table>

3. Suppose you wanted to add a new instruction, \text{beqr}, which will be used like this:
   \text{beqr $x, $y, $z} \) will branch to the address in \$z \) if \$x \) and \$y \) are equal, otherwise continue to the next instruction. Show any changes that would need to be made to the datapath above to make this instruction work.