#### CS 61C Fall 2015 Discussion 8 – Caches

In the following diagram, each blank box in the CPU Cache represents 8 bits (1 byte) of data. Our memory is **byte-addressed**, meaning that there is one address for each byte. Compare this to **word-addressed**, which means that there is one address for each word.

|       | Index  | Offset |   |   |   | Tag bits | Index bits | Offset bits | Total |
|-------|--------|--------|---|---|---|----------|------------|-------------|-------|
| CPU   | Number | 3      | 2 | 1 | 0 |          |            |             |       |
| Cache | 0      |        |   |   |   | 29       | 1          | 2           | 32    |
|       | 1      |        |   |   |   |          | l          | 1           | 1     |

Index bits=log2 (Number of index rows) Offset bits=log2 (Number of offsets columns)

#### 1. Direct mapped caches

- 1. How many bytes of data can our cache hold? **8 bytes** How many words? **2 words**
- 2. Fill in the "Tag bits, Index bits, Offset bits" with the correct T:I:O breakdown according to the diagram.
- 3. Let's say we have a 8192KiB cache with an 128B block size, what is the tag, index, and offset of 0xFEEDF00D?

| FE        | ED        | FO        | 0D        |  |  |
|-----------|-----------|-----------|-----------|--|--|
| 1111 1110 | 1110 1101 | 1111 0000 | 0000 1101 |  |  |

Tag: 11111101 (0x1FD) Index: 1101101111100000 (0xDBE0) Offset: 0001101 (0x0D)

4. Fill in the table below. Assume we have a write-through cache, so the number of bits per row includes only the cache data, the tag, and the valid bit.

| Address size<br>(bits) | Cache size | Block size | Tag bits Index bits |    | Offset bits | Bits per row |
|------------------------|------------|------------|---------------------|----|-------------|--------------|
| 16                     | 4KiB       | 4B         | 4                   | 10 | 2           | 32+4+1       |
| 32                     | 32KiB      | 16B        | 17                  | 11 | 4           | 128+17+1     |
| 32                     | 64KiB      | 16B        | 16                  | 12 | 4           | 128+16+1     |
| 64                     | 2048KiB    | 128B       | 43                  | 14 | 7           | 1068         |

## 2. Cache hits and misses

Assume we have the following byte-addressed cache. Of the 32 bits in each address, which bits do we use to find the *row* of the cache to use? We use the 4<sup>th</sup> and 5<sup>th</sup> least significant bit since the offset is 3 bits

Classify each of the following byte memory accesses as a cache hit (H), cache miss (M), or cache miss with replacement (R).

|              | Index<br>Number | Offset |   |   |   |   |   |   |   |
|--------------|-----------------|--------|---|---|---|---|---|---|---|
|              |                 | 7      | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| CPU          | 0               |        |   |   |   |   |   |   |   |
| CPU<br>Cache | 1               |        |   |   |   |   |   |   |   |
|              | 2               |        |   |   |   |   |   |   |   |
|              | 3               |        |   |   |   |   |   |   |   |

- 1.0x0000004 Index 0, Tag 0: M, Compulsory 2.0x0000005 Index 0, Tag 0: H 3.0x0000068 Index 1, Tag 3: M, Compulsory 4.0x000000C8 Index 1, Tag 6: R, Compulsory 5.0x00000068 Index 1, Tag 3: R, Conflict 6.0x000000DD Index 3, Tag 6: M, Compulsory 7.0x00000045 Index 0, Tag 2: R, Compulsory 8.0x0000004 Index 0, Tag 0: R, Capacity
- 9. 0x000000C8 Index 1, Tag 6: R, Capacity

## 3. 3C's of Caches

3 types of cache misses:

- 1. Compulsory: Miss to an address not seen before. Reduce compulsory misses by having a longer cache line, which brings in locations before we ask for them.
- 2. Conflict: Increasing the associativity or improving the replacement policy would remove the miss.
- 3. Capacity: The only way to remove the miss is to increase the cache capacity.

Classify each M and R above as one of the 3 misses above.

# 4. Analyzing C Code

```
#define NUM_INTS 8192
int A[NUM_INTS]; /* A lives at 0x10000 */
int i, total = 0;
for (i = 0; i < NUM_INTS; i += 128) { A[i] = i; } /* Line 1 */
for (i = 0; i < NUM_INTS; i += 128) { total += A[i]; } /* Line 2 */</pre>
```

Let's say you have a byte-addressed computer with a total memory of 1MiB. It features a 16KiB CPU cache with 1KiB blocks.

- 1. How many bits make up a memory address on this computer? 20
- 2. What is the T:I:O breakdown? tag bits: 6 index bits: 4 offset bits: 10
- 3. Calculate the cache hit rate for the line marked Line 1: 50%

The integer accesses are 4\*128=512 bytes apart, which means there are 2 accesses per block. The first accesses in each block is a cache miss, but the second is a hit because A[i] and A[i+128] are in the same cache block.

4. Calculate the cache hit rate for the line marked Line 2: 50%

The size of A is  $8192^*4 = 2^{15}$  bytes. This is exactly twice the size of our cache. At the end of line 1, we have the second half of A inside the cache, while in line 2 we start accesses from the beginning of the array. Thus we cannot reuse any of the content of A and we get the same hit rate as before. Note that we do not have to consider cache hits for total, since the compiler will probably leave it in a register.

## 5. Average Memory Access Time

AMAT is the average (expected) time it takes for memory access. It can be calculated using the formula: AMAT = hit\_time + miss\_rate × miss\_penalty

Remember that the miss penalty is the *additional* time it takes for memory access in the event of a cache miss. Therefore, a cache miss takes (hit\_time + miss\_penalty) time.

- 1. Suppose that you have a cache system with the following properties. What is the AMAT?
  - a) L1\$ hits in 1 cycle (local miss rate 25%)
  - b) L2\$ hits in 10 cycles (local miss rate 40%)
  - c) L3\$ hits in 50 cycles (global miss rate 6%)
  - d) Main memory hits in 100 cycles (always hits)

The AMAT is 1 + 0.25\*(10 + 0.4\*(50)) + 0.06\*100 = 14.5 cycles.

Alternatively, we can calculate the global hit rates for each hierarchy:

- L1\$: 0.75
- L2\$: 0.25\*0.6 = 0.15
- L3\$: 0.94 (0.75+0.15) = 0.04
- Main Memory: 1 0.75 0.15 0.04 = 0.06

And the following hit times:

- L1\$: 1 cycle
- L2\$: 1+10 = 11 cycles
- L3\$: 1 + 10 + 50 = 61 cycles
- Main Memory: 1 + 10 + 50 + 100 = 161 cycles

Then, AMAT = 0.75\*1 + 0.15\*11 + 0.04\*61 + 0.06 \* 161 = 14.5 cycles.