Lecture 12: 10/07/03 A.R. Neureuther

Version Date 10/11/03

# EECS 42 Introduction to Digital Electronics Andrew R. Neureuther

# Lecture # 12 Physical Limits of Logic

- Midterm Results
- Timing Diagrams
- Capacitance Loading

http://inst.EECS.Berkeley.EDU/~ee42/

Copyright 2003, Regents of University of California

| EECS 42 I | Intro. Digital Electronics Fall 2003 | Lecture 12: 10/07/03 | A.R. Neureuther |
|-----------|--------------------------------------|----------------------|-----------------|
|-----------|--------------------------------------|----------------------|-----------------|

Version Date 10/11/03

# Midterm Exam #1 Results

| Ave       | 18.2 | 17.9 | 16.3 | 21.6 | 73.9 |
|-----------|------|------|------|------|------|
| Ave/Max   | 0.73 | 0.72 | 0.65 | 0.86 | 0.74 |
| Stdev     | 8.4  | 7.9  | 7.0  | 5.6  | 22.4 |
| Stdev/Max | 0.34 | 0.32 | 0.28 | 0.22 | 0.22 |

Copyright 2003, Regents of University of California

#### **Logic Gates**

Version Date 10/11/03

These are circuits that accomplish a given logic function such as "OR". We will shortly see how such circuits are constructed. Each of the basic logic gates has a unique symbol, and there are several additional logic gates that are regarded as important enough to have their own symbol. The set is: AND, OR, NOT, NAND, NOR, and EXCLUSIVE OR.

A AND 
$$C=A \cdot B$$
  $B$  NAND  $C=\overline{A} \cdot \overline{B}$ 

A NAND  $C=\overline{A} \cdot \overline{B}$ 

B NOR  $C=\overline{A} \cdot \overline{B}$ 

A NOR  $C=\overline{A} \cdot \overline{B}$ 

B NOR  $C=\overline{A} \cdot \overline{B}$ 

A EXCLUSIVE OR

Copyright 2003, Regents of University of California

EECS 42 Intro. Digital Electronics Fall 2003

Lecture 12: 10/07/03 A.R. Neureuther

### **Logic Circuits**

Version Date 10/11/03 nv logic function. In

With a combination of logic gates we can construct any logic function. In these two examples we will find the truth table for the circuit.



It is helpful to list the intermediate logic values (at the input to the OR gate). Let's call them X and Y.

Now we complete the truth tables for X and Y, and from that for C. (Note that  $X = A \bullet \overline{B}$  and  $Y = B \bullet \overline{A}$  and finally C = X + Y)

| Α | В | Х | Y | С |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 0 | 0 |

Interestingly, this is the same truth table as the EXCLUSIVE OR

Copyright 2003, Regents of University of California





Version Date 10/11/03

## What Are Some Limitations of Digital?

It takes a lot of bits to represent even simple audio signals and if we convert a real-time audio signal to digital, we need to transmit a lot of bits every second.

**Example:** An ordinary audio signal is sampled every  $50\mu s$  (to achieve 10KHz frequency performance) and evaluated (converted to digital form) to an accuracy of 1 part in 10,000. Every sample requires how many bits?

 $2^{13}$  = 8,192 and  $2^{14}$  = 16,384 so we need 14 bits for each sample. Now we need to transmit these bits 20,000 times per second. The bit rate is 280,000 baud!}

The transmission of digital signals as pulses through circuits and over transmission media leads to pulse degradation, just as analog signals are degraded. As a consequence, we must (a) detect and regenerate the signal before it gets "buried in the noise," and (b) accept that propagation delays are intrinsic to signal flow, and take these delays into account in our design (e.g., to avoid making a control decision based on a piece of information that has not yet arrived!). The RC transient lectures treated pulse degradation in real circuits quantitatively.

A 128M MPG gives only 1 hour playback!

Copyright 2003, Regents of University of California

EECS 42 Intro. Digital Electronics Fall 2003

Lecture 12: 10/07/03 A.R. Neureuther

Version Date 10/11/03

## PHYSICAL LIMITATIONS OF LOGIC GATES

Computer Datapath: Connected logic gates



Every node in any circuit (such as the internal circuit of a NAND gate) has capacitance and all interconnects have resistance. Thus it takes time to charge these capacitances.

Thus, output of all circuits, including logic gates is **delayed** from input.

Copyright 2003, Regents of University of California













