### Code Generation Lecture 31 (courtesy R. Bodik) CS 164 Lecture 14 Fall 2004 ### Stack Machines - · A simple evaluation model - No variables or registers - · A stack of values for intermediate results CS 164 Lecture 14 Fall 2004 re 14 Fall 2004 ### Stack Machine. Example - Each instruction: - Takes its operands from the top of the stack - Removes those operands from the stack - Computes the required operation on them - Pushes the result on the stack CS 164 Lecture 14 Fall 2004 ## Why Use a Stack Machine? - · Location of the operands is implicit - Always on the top of the stack - · No need to specify operands explicitly - · No need to specify the location of the result - Instruction "add" as opposed to "add r<sub>1</sub>, r<sub>2</sub>" - $\rightarrow$ Smaller encoding of instructions - $\rightarrow$ More compact programs - This is one reason why Java Bytecodes use a stack evaluation model CS 164 Lecture 14 Fall 2004 #### Lecture Outline - Stack machines - · The MIPS assembly language - The x86 assembly language - · A simple source language - Stack-machine implementation of the simple language CS 164 Lecture 14 Fall 2004 2 ## Example of a Stack Machine Program - · Consider two instructions - push i place the integer i on top of the stack - add pop two elements, add them and put the result back on the stack - A program to compute 7 + 5: push 7 push 5 add CS 164 Lecture 14 Fall 2004 4 ## Why Use a Stack Machine? - Each operation takes operands from the same place and puts results in the same place - This means a uniform compilation scheme - · And therefore a simpler compiler CS 164 Lecture 14 Fall 2004 6 ## Optimizing the Stack Machine - · The add instruction does 3 memory operations - Two reads and one write to the stack - The top of the stack is frequently accessed - Idea: keep the top of the stack in a register (called accumulator) - Register accesses are faster - · The "add" instruction is now $acc \leftarrow acc + top\_of\_stack$ - Only one memory operation! CS 164 Lecture 14 Fall 2004 ### Stack Machine with Accumulator #### **Invariants** - The result of computing an expression is always in the accumulator - For an operation $op(e_1,...,e_n)$ push the accumulator on the stack after computing each of $e_1,...,e_{n-1}$ - The result of $e_n$ is in the accumulator before op - After the operation pop n-1 values - After computing an expression the stack is as before CS 164 Lecture 14 Fall 2004 ## A Bigger Example: 3 + (7 + 5) | Code | Acc | Stack | | |---------------------------------------|--------------------|---------------------|----| | acc ← 3 | 3 | <init></init> | | | push acc | 3 | 3, <init></init> | | | $acc \leftarrow 7$ | 7 | 3, <init></init> | | | push acc | 7 | 7, 3, <init></init> | | | $acc \leftarrow 5$ | 5 | 7, 3, <init></init> | | | acc ← acc + top_of_stack | 12 | 7, 3, <init></init> | | | рор | 12 | 3, <init></init> | | | $acc \leftarrow acc + top\_of\_stack$ | 15 | 3, <init></init> | | | pop CS 164 Le | ecture 14 Fall 200 | 4 <init></init> | 11 | ### From Stack Machines to MIPS - The compiler generates code for a stack machine with accumulator - We want to run the resulting code on an x86 or MIPS processor (or simulator) - We implement stack machine instructions using MIPS instructions and registers CS 164 Lecture 14 Fall 2004 13 ## Simulating a Stack Machine... - The accumulator is kept in MIPS register \$a0 in x86, it's in %eax - · The stack is kept in memory - The stack grows towards lower addresses - standard convention on both MIPS and x86 - The address of the next location on the stack is kept in MIPS register \$sp - The top of the stack is at address \$sp + 4 - in x86, its' %esp CS 164 Lecture 14 Fall 2004 ## Stack Machine with Accumulator. Example • Compute 7 + 5 using an accumulator #### Notes - It is very important that the stack is preserved across the evaluation of a subexpression - Stack before the evaluation of 7 + 5 is 3, <init> - Stack after the evaluation of 7 + 5 is 3, <init> - The first operand is on top of the stack CS 164 Lecture 14 Fall 2004 12 ## MIPS assembly vs. x86 assembly - In PA4 and PA5, you will generate x86 code - because we have no MIPS machines around - and using a MIPS simulator is less exciting - In this lecture, we will use MIPS assembly - it's somewhat more readable than ×86 assembly - e.g. in x86, both store and load are called movl - translation from MIPS to x86 trivial - see the translation table in a few slides CS 164 Lecture 14 Fall 2004 14 ## MIPS Assembly ### MIPS architecture - Prototypical Reduced Instruction Set Computer (RISC) architecture - Arithmetic operations use registers for operands and results - Must use load and store instructions to use operands and results in memory - 32 general purpose registers (32 bits each) - We will use \$sp, \$a0 and \$t1 (a temporary register) CS 164 Lecture 14 Fall 2004 ## A Sample of MIPS Instructions - lw reg, offset(reg,) - Load 32-bit word from address reg2 + offset into reg1 - add reg1, reg2, reg3 - $reg_1 \leftarrow reg_2 + reg_3$ - sw reg1, offset(reg2) - Store 32-bit word in reg1 at address reg2 + offset - addiu reg1, reg2, imm - $reg_1 \leftarrow reg_2 + imm$ - · "u" means overflow is not checked - li reg, imm - $reg \leftarrow imm$ CS 164 Lecture 14 Fall 2004 2004 # x86 assembly - x86 has two-operand instructions: - ex.: ADD dest, src dest = dest + src - in MIPS: dest := src1 + src2 - An annoying fact to remember $\otimes$ - different x86 assembly versions exists - one important difference: order of operands - the manuals assume - · ADD dest, src - the gcc assembler we'll use uses opposite order - · ADD src, dest CS 164 Lecture 14 Fall 2004 19 17 #### MIPS to x86 translation | MIPS | ×86 | |-------------------------------------------------|---------------------------------------------------| | lw reg <sub>1</sub> , offset(reg <sub>2</sub> ) | movl offset(reg <sub>2</sub> ), reg <sub>1</sub> | | add reg1, reg1, reg2 | add reg2, reg1 | | sw reg <sub>1</sub> , offset(reg <sub>2</sub> ) | movl reg <sub>1</sub> , offset(reg <sub>2</sub> ) | | addiu reg <sub>1</sub> , reg <sub>1</sub> , imm | add imm, reg <sub>1</sub> | | li reg, imm | movl imm, reg | CS 164 Lecture 14 Fall 2004 21 ## MIPS Assembly. Example. The stack-machine code for 7 + 5 in MIPS: $\begin{array}{lll} acc \leftarrow 7 & & \text{ li $a0,7$} \\ push acc & & \text{sw $a0,0($sp)$} \end{array}$ addiu \$sp, \$sp, -4 > add \$a0, \$a0, \$t1 addiu \$sp, \$sp, 4 We now generalize this to a simple language... CS 164 Lecture 14 Fall 2004 ## x86 Assembly #### x86 architecture - Complex Instruction Set Computer (CISC) architecture - Arithmetic operations can use both registers and memory for operands and results - So, you don't have to use separate load and store instructions to operate on values in memory - CISC gives us more freedom in selecting instructions (hence, more powerful optimizations) - but we'll use a simple RISC subset of x86 - · so translation from MIPS to x86 will be easy CS 164 Lecture 14 Fall 2004 18 ## Sample x86 instructions (gcc order of operands) - movl offset(reg2), reg1 - · Load 32-bit word from address reg2 + offset into reg1 - add reg2, reg1 - $reg_1 \leftarrow reg_1 + reg_2$ - movl reg, offset(reg,) - Store 32-bit word in reg1 at address reg2 + offset - add imm, reg1 - $\bullet \ \text{reg}_1 \leftarrow \text{reg}_1 + \text{imm}$ - use this for MIPS' addiu - movl imm, reg - reg $\leftarrow$ imm CS 164 Lecture 14 Fall 2004 20 ## x86 vs. MIPS registers | ×86 | |------| | %eax | | %esp | | %ebp | | %ebx | | | CS 164 Lecture 14 Fall 2004 22 ## Some Useful Macros · We define the following abbreviation • push \$† addiu \$sp, \$sp, -4 sw \$a0, O(\$sp) • pop addiu \$sp, \$sp, 4 • \$t ← top | lw \$t, O(\$sp) CS 164 Lecture 14 Fall 2004 ## A Small Language A language with integers and integer operations ``` P \rightarrow D; P \mid D D \rightarrow def id(ARGS) = E; ARGS \rightarrow id, ARGS \mid id E \rightarrow int \mid id \mid if E_1 = E_2 then E_3 else E_4 \mid E_1 + E_2 \mid E_1 - E_2 \mid id(E_1,...,E_n) ``` CS 164 Lecture 14 Fall 2004 #### 25 ## Code Generation Strategy - For each expression e we generate MIPS code that: - Computes the value of e in \$a0 - Preserves \$sp and the contents of the stack - We define a code generation function cgen(e) whose result is the code generated for e CS 164 Lecture 14 Fall 2004 27 ### Code Generation for Add ``` \begin{array}{c} \operatorname{cgen}(e_1+e_2) = \\ \operatorname{cgen}(e_1) \\ \operatorname{push} \$ a 0 \\ \operatorname{cgen}(e_2) \\ \$ t 1 \leftarrow \operatorname{top} \\ \operatorname{add} \$ a 0, \$ t 1, \$ a 0 \\ \operatorname{pop} \end{array} ``` • Possible optimization: Put the result of $\mathbf{e}_1$ directly in register \$11? CS 164 Lecture 14 Fall 2004 #### 29 ### Code Generation Notes - The code for + is a template with "holes" for code for evaluating e<sub>1</sub> and e<sub>2</sub> - Stack-machine code generation is recursive - Code for e<sub>1</sub> + e<sub>2</sub> consists of code for e<sub>1</sub> and e<sub>2</sub> glued together - Code generation can be written as a recursive-descent of the AST - At least for expressions CS 164 Lecture 14 Fall 2004 ## A Small Language (Cont.) - The first function definition f is the "main" routine - Running the program on input i means computing f(i) - · Program for computing the Fibonacci numbers: ``` def fib(x) = if x = 1 then 0 else if x = 2 then 1 else fib(x - 1) + fib(x - 2) ``` CS 164 Lecture 14 Fall 2004 26 #### Code Generation for Constants The code to evaluate a constant simply copies it into the accumulator: ``` cgen(i) = li $a0, i ``` Note that this also preserves the stack, as required CS 164 Lecture 14 Fall 2004 28 ### Code Generation for Add. Wrong! • Optimization: Put the result of e1 directly in \$11? ``` cgen(e_1 + e_2) = cgen(e_1) move $+1, $a0 cgen(e_2) add $a0, $+1, $a0 ``` • Try to generate code for: 3 + (7 + 5) CS 164 Lecture 14 Fall 2004 30 ## Code Generation for Sub and Constants CS 164 Lecture 14 Fall 2004 ## Code Generation for Conditional - · We need flow control instructions - New instruction: beq reg1, reg2, label - Branch to label if reg<sub>1</sub> = reg<sub>2</sub> - x86: cmpl reg<sub>1</sub>, reg<sub>2</sub> je label - New instruction: b label - Unconditional jump to label - x86: jmp label CS 164 Lecture 14 Fall 2004 33 ## Code Generation for If (Cont.) CS 164 Lecture 14 Fall 2004 Lecture 14 Pail 2004