## CS 61C

# RISC-V Single Cycle Datapath, Pipelining

Fall 2023 Discussion 7

### 1 Pre-Check

This section is designed as a conceptual check for you to determine if you conceptually understand and have any misconceptions about this topic. Please answer true/false to the following questions, and include an explanation:

- 1.1 The single cycle datapath makes use of all hardware units for each instruction.
- 1.2 It is possible to execute the stages of the single cycle datapath in parallel to speed up execution of a single instruction.
- 1.3 If the delay of reading from IMEM is reduced, then any (non-empty) program using the single cycle datapath will speed up.
- 1.4 The control signals used throughout all datapath stages to guide a correct 'execution line' all come from decoding an instruction's unique binary encoding only.
- 1.5 Storing instructions and loading instructions are the only instructions that require input/output from DMEM.
- 1.6 It is possible to use both the output of the immediate generator and the value in register rs2.

### 2 Single-Cycle CPU

2.1 For this worksheet, we will be working with the single-cycle CPU datapath provided the last page.

(a) Explain what happens in each datapath stage, and which hardware units in the datapath are used.

IF Instruction Fetch

**ID** Instruction Decode

EX Execute

**MEM** Memory

 $\mathbf{WB}$  Writeback

(b) On the datapath, fill in each **round** box with the name of the datapath component, and each **square** box with the name of the control signal.

(c) List all possible values that each control signal may take on for the single cycle datapath, then briefly describe what each value means for each signal.

| Signal Name | Values | Signal Name | Values |
|-------------|--------|-------------|--------|
| PCSel       |        | RegWEn      |        |
| ImmSel      |        | BrEq        |        |
| BrLt        |        | ALUSel      |        |
| MemRW       |        | WBSel       |        |

2.2 Fill out the following table with the control signals for each instruction based on the datapath on the last page. If the value of the signal does not affect the execution of an instruction, use the  $\star$  (don't care) symbol to indicate this. If the value of the signal **does** affect the execution, but can be different depending on the program, list all possible values (for example, for a signal with possible values of 0 and 1, write 0/1).

|     | BrEq | BrLT | PCSel | ImmSel | BrUn | ASel | BSel | ALUSel | MemRW | RegWEn | WBSel |
|-----|------|------|-------|--------|------|------|------|--------|-------|--------|-------|
| add |      |      |       |        |      |      |      |        |       |        |       |
| ori |      |      |       |        |      |      |      |        |       |        |       |
| lw  |      |      |       |        |      |      |      |        |       |        |       |
| sw  |      |      |       |        |      |      |      |        |       |        |       |
| beq |      |      |       |        |      |      |      |        |       |        |       |
| jal |      |      |       |        |      |      |      |        |       |        |       |
| blt |      |      |       |        |      |      |      |        |       |        |       |

#### 3 Timing the Datapath

#### 3.1 Clocking Methodology

- A state element is an element connected to the clock (denoted by a triangle at the bottom). The **input signal** to each state element must stabilize before each **rising edge**.
- The **critical path** is the longest delay path between state elements in the circuit. The circuit cannot be clocked faster than this, since anything faster would mean that the correct value is not guaranteed to reach the state element in the alloted time. If we place registers in the critical path, we can shorten the period by **reducing the amount of logic between registers**.

For this exercise, the times for each circuit element is given as follows:

| Clk-to-Q       | RegFile Read     | PC/RegFile Setup | Mux              | Adder            |
|----------------|------------------|------------------|------------------|------------------|
| $5\mathrm{ns}$ | $35 \mathrm{ns}$ | $20 \mathrm{ns}$ | $15 \mathrm{ns}$ | $20 \mathrm{ns}$ |

| ALU               | Branch Comp      | Imm Gen | MEM Read          | DMEM Setup |
|-------------------|------------------|---------|-------------------|------------|
| $100 \mathrm{ns}$ | $50 \mathrm{ns}$ | 45ns    | $300 \mathrm{ns}$ | 200ns      |

(a) Mark the stages of the datapath that the following instructions use:

|     | IF | ID | EX | MEM | WB |  |
|-----|----|----|----|-----|----|--|
| add |    |    |    |     |    |  |
| ori |    |    |    |     |    |  |
| lw  |    |    |    |     |    |  |
| sw  |    |    |    |     |    |  |
| beq |    |    |    |     |    |  |
| jal |    |    |    |     |    |  |

- (b) How long does it take to execute each instruction? Ignore the length of a clock cycle based off of the critical path, and assume that the setup times to the RegFile and the PC are the same.
  - 1. jal
  - 2. lw
  - 3. sw

- (c) Which instruction(s) exercise the critical path?
- (d) What is the fastest you could clock this single cycle datapath?
- (e) Why is the single cycle datapath inefficient?
- (f) How can you improve its performance? What is the purpose of pipelining?

#### 4 Pipelining Performance

In order to pipeline, we separate the datapath into 5 discrete stages, each completing a different function and accessing different resources on the way to executing an entire instruction.

In the **IF** stage, we use the Program Counter to access our instruction as it is stored in IMEM. Then, we separate the distinct parts we need from the instruction bits in the **ID** stage and generate our immediate, the register values from the RegFile, and other control signals. Afterwards, using these values and signals, we complete the necessary ALU operations in the **EX** stage. Next, anything we do in regards with DMEM (not to be confused with RegFile or IMEM) is done in the **MEM** stage, before we hit the **WB** stage, where we write the computed value that we want back into the return register in the RegFile.

These 5 stages, divided by registers as shown in the figure, allow the datapath to provide a pipeline for multiple instructions to operate at the same time, each accessing different resources. A pipelined datapath is provided for you on the next page.

The **latency** of a CPU is the time it takes to execute one instruction, and the **throughput** of a CPU for a workload is the number of instructions executed per unit time. The goal of pipelining is to improve throughput (but does not improve latency).

Assume we are working with a CPU with the following execution times for the 5 stages:

| IF ID   |         | EX      | MEM     | WB     |  |
|---------|---------|---------|---------|--------|--|
| 200  ps | 150  ps | 250  ps | 300  ps | 100 ps |  |

4.1 Given the execution times, what would the latency (in picoseconds) and throughput (in instructions/second) be for a single-cycle CPU, assuming it is clocked as fast as possible?

4.2 Given the execution times, what would the latency (in picoseconds) and throughput in the long run (in instructions/second) be for a pipelined CPU using the 5-stage pipeline, assuming there no hazards?



