## EE-100 Lab Report: Nonlinear Circuit Synchronization Phenomenon and Design of Frequency Dividers



1-a) Output and Capacitor voltage

Parameters

HH

Frequency:

- Amplitude  $(V_{pp})$ :
- Duty cycle:

## **1-b**)

Amplitude of the oscillator ( $V_{pp}$ ):

\_

Amplitude of the triggering signal (V<sub>pp</sub>):

Ratio:

**1-c**)

Direction of drifting if the triggering frequency is slightly greater:

Direction of drifting if the triggering frequency is slightly lower:

## **2-a**)

Frequency range for synchronization:

Minimum amplitude level for triggering:

## **2-b**)

Synchronization range for frequency division by 2:

Synchronization range for frequency division by 5:

Synchronization range for frequency division by 10:

Draw capacitor voltage and triggering signal for frequency division by 4.

