# Microelectronic Devices and Circuits- EECS105 Final Exam ## Wednesday, December 8, 1999 # Costas J. Spanos University of California at Berkeley College of Engineering Department of Electrical Engineering and Computer Sciences | | (last) | (first) | | |-----------------|--------|---------|--| | Your Signature: | | | | - 1. Print and sign your name on this page before you start. - 2. You are allowed three, 8.5"x11" handwritten sheets. No books or notes! - 3. Do everything on this exam, and make your methods as clear as possible. # MOS Device Data (you may not have to use all of these...) $$\begin{split} & \mu_n C_{ox} = 50 \mu A/V^2, \, \mu_p C_{ox} = 25 \mu A/V^2, \, V_{Tn} = -V_{Tp} = 1V, \, Lmin = 2 \mu m. \, V_{BS} = 0. \\ & \lambda_n = \lambda_p = 0.1 V^{-1} \, \text{when} \, \, L = 2 \mu m, \, \text{and it is otherwise proportional to} \, \, 1/L \\ & C_{ox} = 2.3 fF/\mu m^2, \, C_{jn} = 0.1 fF/\mu m^2, \, C_{jp} = 0.3 fF/\mu m^2, \, C_{jswn} = 0.5 fF/\mu m, \\ & C_{jswp} = 0.35 fF/\mu m, \, C_{ovn} = 0.5 fF/\mu m, \, C_{ovp} = 0.5 fF/\mu m \end{split}$$ $$\begin{array}{ll} \underline{npn\ Data} & I_S = 10^{-17}A, \ \beta = 100, \ V_A = 25V, \ \tau_F = 50ps, \ C_{je} = 15fF, \ C_{\mu} = 10fF \\ \underline{pnp\ Data} & I_S = 10^{-17}A, \ \beta = 50, \quad V_A = 25V, \ \tau_F = 50ps, \ C_{je} = 15fF, \ C_{\mu} = 10fF \end{array}$$ ### Problem 1 of 4: Answer each question briefly and clearly. (4 points each, total 24) Mark in the table below the npn Bipolar Transistor in forward action mode the <u>direction</u> of flow, and the <u>type</u> of flow (drift or diffusion) of <u>electrons</u>, in each of the bulk and depletion regions. (place a mark at the appropriate box to indicate your answer. You can choose more than one box if appropriate.) Where is the maximum |E| field in a forward-biased junction? Please place a mark on the graph below. What happens to the drain current of an n-channel MOS transistor in saturation, when L and W increase proportionally? (i.e. L and W increase, but W/L stays constant. Assume that $V_{GS}$ , $V_{BS}$ and $V_{DS}$ stay constant. Do take $\lambda$ into account!) Name one advantage and one disadvantage of a MOS current source employing a CG buffer, versus one that does not employ one. The following multistage amplifier is meant to deliver a voltage signal to a relatively small ohmic load of $1K\Omega$ . Mark your choice of the last stage, and write a brief justification. The following voltage amplifier has a voltage gain Av = -100. What is the capacitance "seen" by the signal source, due to the added capacitor $C_u=1pF$ as shown? ### Problem 2 of 4 (28 points) The following p-channel common source amplifier uses a rather primitive current supply: it is a simple resistor $R_D{=}10k\Omega$ tied between drain and ground. $L=2\mu m,\,\lambda_p=0.1V^{-1}.$ For each of the following questions, make sure that you show the expressions <u>before</u> you plug in the specific values. A correct expression is worth 70% of the credit, even if the numerical calculation is incorrect! a) Find W/L so that when $V_{BIAS}$ =3.5 and $V_{in}$ = 0V, then Vout = 2.5V. Do take $\lambda_p$ into account! Note that L=2 $\mu$ m. (4 points) $\underline{W/L} = /2$ b) What is the minimum and the maximum output voltage for this amplifier? Make sure you mention the limiting reason for each case (i.e. transistor X falls out of saturation, or current source Y hits its minimum voltage drop, etc.). (4 points) MAX Vout = MAX Limited by: MIN Vout = MIN Limited by: | c) Draw the | small signs | al model <u>fo</u> | r this am | <u>plifier</u> , and | calculate | the values | of g <sub>m</sub> | and r <sub>o</sub> <u>for</u> | this tran- | |----------------|-------------|--------------------|-----------|----------------------|-----------|------------|-------------------|-------------------------------|------------| | sistor (4 poin | nts). | | | | | | | | | | $g_{\rm m}$ | = | |-------------|---| | O 111 | | $$r_0 =$$ \_\_\_\_\_ d) Draw the 2-port model for this circuit <u>as a voltage amplifier</u> and calculate the values of $A_v$ , $R_{in}$ and $R_{out}$ . (4 points) | Parameter | Expression | Value | |------------------|------------|-------| | $A_{\rm v}$ | | | | R <sub>in</sub> | | | | R <sub>out</sub> | | | e) In an attempt to increase the Av of this amp, we redesign it with a "real" biasing circuit as shown below. Calculate the value of the reference resistor and the W/L of the biasing transistors so that $I_{supply} = 250\mu A$ and $V_{BIAS} = 3.5V$ . For this part do not take $\lambda$ into account, and assume that the W/L of the amplifying transistor M1 is 160/2. (this is *not* the same value as the one you found in part a). Make it so that all three branches have the same current of $250\mu A$ . (4 points) | Transistor | W/L | |------------|-------------------| | M1 | 160/2 | | M2 | /2 | | M3 | /2 | | M4 | /2 | | M5 | /2 | | Resistor | Value in $\Omega$ | | R | | f) What is the $R_{in}$ , $A_v$ and $R_{out}$ of the new design? (4 points) | Parameter | Expression | Value | |------------------|------------|-------| | $A_{v}$ | | | | R <sub>in</sub> | | | | R <sub>out</sub> | | | g) What is the minimum and the maximum output voltage of the new design? Make sure you mention the limiting reason for each case (i.e. transistor X falls out of saturation, or current source Y hits its minimum voltage drop, etc.). (4 points) $MAX V_{out} = MAX Limited by:$ $MIN V_{out} = MIN Limited by:$ ### Problem 3/4 (24 points) The following is a two stage voltage amplifier employing a n-channel CS stage, and a pnp CC stage. Note that there are no numerical substitutions or calculations in parts a, b and c of this problem - just symbolic expressions! a) Draw the small signal model for this amplifier (Make sure to properly mark the g, s and d nodes for M1, and b, c, and e nodes for M2. Include $r_{oc1}$ , $r_{oc2}$ due to $I_{sup1}$ and $I_{sup2}$ , respectively). (6 points) b) Draw the two stage amp 2-port model (i.e. draw one 2-port of each stage and connect them properly together. CS is a transconductance amp, CC is a voltage amp). Write the *expressions* for the quantities shown below, in terms of the device parameters, $r_{oc1}$ , $r_{oc2}$ and $R_s$ and $R_L$ as needed. (OK to use the simplified formulae). (6 points) | Parameter | Expression | |-------------------|------------| | Gm <sub>1</sub> | | | R <sub>in1</sub> | | | R <sub>out1</sub> | | | Av <sub>2</sub> | | | R <sub>in2</sub> | | | R <sub>out2</sub> | | c) Draw the <u>overall voltage amp</u> 2-port for the entire amp (i.e. draw one 2-port that represents the entire 2-stage amp), and derive *expressions* for the $A_v$ , $R_{in}$ , $R_{out}$ , as well as $v_{out}/v_s$ in terms of the device parameters, and $r_{oc1}$ , $r_{oc2}$ , $R_s$ and $R_L$ , as needed. (6 points) | Parameter | Expression | |----------------------------------|------------| | R <sub>in</sub> | | | R <sub>out</sub> | | | $A_{v}$ | | | v <sub>out</sub> /v <sub>s</sub> | | d) Assume that $V_{BIAS} = 1.5V$ , and that the minimum voltage across the current sources is 0.5V. Find the maximum and minimum voltages at the drain of M1 and at the emitter of M2. Make sure you mention the limiting reason for each case (i.e. transistor X falls out of saturation, or current source Y hits its minimum voltage drop, etc.) (6 points) | Node | Min<br>Voltage | Reason for Min Voltage | Max<br>Voltage | Reason for Max Voltage | |----------------|----------------|------------------------|----------------|------------------------| | drain of<br>M1 | | | | | | emitter of M2 | | | | | ### Problem 4/4 (24 points) The following is the 2-port representation of a voltage amplifier, where the "Miller" elements $C_{\mu}$ and $R_{\mu}$ have been added as shown. $$A_v = -100, R_s = 5k\Omega, R_{in} = 5k\Omega, R_{out} = 5k\Omega, R_L = 5k\Omega, C_{\mu} = 0.4pF, R_{\mu} = 100k\Omega.$$ ### Miller Approximation Refresher: Note that the Miller approximation applies to any kind of complex impedance connected between the nodes that exhibit voltage gain $A_v$ . In general, $\mathbf{Z}_M = \mathbf{Z}_{\mu}/(1-A_v)$ . (Here a **bold** symbol indicates a complex number). As you know, for capacitors, $\mathbf{Z}_{\mu} = 1/j\omega C_{\mu}$ , so it turns out that $C_M = C_{\mu}(1-A_v)$ . Below you will be asked to apply the Miller approximation for capacitors, as well as for resistors.... Miller approximation refresher: these two circuits are almost equivalent. a) For the voltage amplifier shown in the previous page, find the overall $\underline{DC}$ gain $(v_{out}/v_s)$ with no Miller resistor in place $(R_{\mu}=infinity)$ . (5 points) b) Find the overall $\underline{DC}$ gain expression and evaluate it when $R_{\mu}$ = 100k $\Omega.$ (5 points) | | Expression | Value for $R_{\mu} = 100 k\Omega$ | |----------------------------------|------------|-----------------------------------| | v <sub>out</sub> /v <sub>s</sub> | | | | | | | c) Find the $\omega_{3db}$ of $|v_{out}/v_s|$ when $R_\mu$ is infinity and when $R_\mu$ is $100k\Omega$ . Hint: apply the Miller approximation to the resistor and the capacitor separately. It is not necessary to solve this considering the complex impedance of the resistor and capacitor taken together. (5 points) | | Expression | Value in<br>Mrad/sec | |---------------------------------------------------|------------|----------------------| | $\omega_{3db}$ for $R_{\mu}$ infinity | | | | $\omega_{3db}$ for $R_{\mu}=100 \mathrm{k}\Omega$ | | | d) Draw Bode plots on the same graph for $|v_{out}/v_s|$ when $R_{\mu}$ infinity and $R_{\mu}$ =100k $\Omega$ . (5 points) e) Derive an expression for the Gain X Bandwidth product of this amplifier. Do not substitute any values. Simplify this expression assuming that $|A_v| >> 1$ , $R_\mu/|A_v| << R_s$ and $R_\mu/|A_v| << R_{in}$ . (4 points)