## **Experiment Report Debugging Circuits**

| Name : |           |  |
|--------|-----------|--|
| Name : |           |  |
| TA:    |           |  |
|        | Section : |  |

1. Measure the voltage for nodes C to F using the digital oscilloscope probe and record the result onto the truth table below. Compare your measured result to the truth table you derived in your prelab.

| INPUTS |   | OUTPUTS |   |   |   |
|--------|---|---------|---|---|---|
| Α      | B | С       | D | Ε | F |
| Ο      | 0 |         |   |   |   |
| 0      | 1 |         |   |   |   |
| 1      | 0 |         |   |   |   |
| 1      | 1 |         |   |   |   |

2. Immediately after the TA "constructed" your circuit, measure and record the output onto the truth table below.

| Π | NPUT | OUPUT |   |
|---|------|-------|---|
| Α | В    | G     | Н |
| 0 | 0    | 0     |   |
| 0 | 0    | 1     |   |
| 0 | 1    | 0     |   |
| 0 | 1    | 1     |   |
| 1 | 0    | 0     |   |
| 1 | 0    | 1     |   |
| 1 | 1    | 0     |   |
| 1 | 1    | 1     |   |

3. By just working with the 1<sup>st</sup> stage, measure and record the truth table for nodes C, D, E, and F. Compare the truth table with the one in the question 1. How are they different? Can you identify which logic gate in the XOR module is not behaving correctly? Check with your TA to verify your solution.

| INP | UTS |   | OUT | OUTPUTS |   |
|-----|-----|---|-----|---------|---|
| Α   | B   | С | D   | Ε       | F |
| 0   | 0   |   |     |         |   |
| 0   | 1   |   |     |         |   |
| 1   | 0   |   |     |         |   |
| 1   | 1   |   |     |         |   |

4. Now work with the  $2^{nd}$  stage alone. Measure and record the truth table for the output node H. Compare your measured truth table with the one give in Table 1. Can you figure out what is wrong with the 2nd stage? Check your solution with your TA.

| INPUTS |   | OUPUT |
|--------|---|-------|
| F      | G | Н     |
| 0      | 0 |       |
| 0      | 1 |       |
| 1      | 0 |       |
| 1      | 1 |       |

5. Now re-connect the wire that links the two stages and record the final truth table.

| Π | NPUT | OUPUT |   |
|---|------|-------|---|
| A | В    | G     | Н |
| 0 | 0    | 0     |   |
| 0 | 0    | 1     |   |
| 0 | 1    | 0     |   |
| 0 | 1    | 1     |   |
| 1 | 0    | 0     |   |
| 1 | 0    | 1     |   |
| 1 | 1    | 0     |   |
| 1 | 1    | 1     |   |