





#### Welcome to EECS 16A!

**Designing Information Devices and Systems I** 



#### Ana Claudia Arias and Miki Lustig

Module 2
Lecture 2
Introduction to Circuit Analysis
(Note 12)



#### Last Class (0915)...

| Quantities | Analytical Symbol | Units       |
|------------|-------------------|-------------|
| Current    | I                 | Amperes (A) |
| Voltage    | V                 | Volts (V)   |
| Resistance | R                 | Ohms (A)    |

I >> flows through an element

V = applied across an element R = opposition to current flow



- Electronic Materials
  - · Conductors
  - · Semi conductor
  - · Insulators

\* Charge & Can be either positive or negotive; basic element of eletric flow. Unit: Covlomb [C]

\* Current => Net amount of charge that passes through some cross-section area over a period of time.

#### Last Class (0915)...

| Quantities | Analytical Symbol | Units       |
|------------|-------------------|-------------|
| Current    | I                 | Amperes (A) |
| Voltage    | V                 | Volts (V)   |
| Resistance | R                 | Ohms (A)    |

I => flows through an element V => applied across an element R => opposition to current flow







- · KCL; KVL => RULES
- · Circuit analysis
  - · First operator!

#### Rules for circuit analysis: Kirchoff's Voltage Law (KVL)

Sum of Voltages across the elements in a loop equal zero



#### Rules for circuit analysis: Kirchoff's Current Law (KCL)

The current flowing into any junction must equal the current flowing out



Ids + Ids = Ida

#### Rules for circuit analysis: KCL within the element

The current flowing into any junction must equal the current flowing out



Ielem goes Into a (+) or out of a E terminal

Pick a reference node and label it as 0 potential. All voltages measured relative to this node.



\* Tells you where the reference is.

Label all remaining nodes as potentials  $U_i$   $[U_1 ... U_{N-1}]$ 



Voltage between node o'.

Label all branch currents with  $I_m$ Arbitrarily pick directions of  $I_m$  $[I_1 ... I_k]$ 



Add signs + and – element voltages to each element following the passive sign convention



Fircuit Analysis Algorithm: step 5
$$\overrightarrow{x} :: \text{Unknowns}$$

$$\overrightarrow{b} :: \text{knowns/constants}$$

$$A :: \text{knowns/constants}$$



A: knowns/constants



Use KCL to fill as many rows of A as possible (linear independence) # Nodes -1 = N-1



$$I_{1} = I_{2}$$

$$I_{1} - I_{2} = 0$$

$$I_{1} - I_{2} = 0$$

$$I_{2} - I_{2} = 0$$

$$I_{2} - I_{2} = 0$$

Use current-voltage relationships for each element to fill the rest of the A matrix



#### Electrical Circuit Analysis Algorithm (tool)

SPICE (Simulation Program with Integrated Circuit Emphasis): started as a student project at Berkeley!

Now the basis for open-source electronic circuit simulation, to design and model device characteristics and check circuit boards

# cādence<sup>®</sup> SYNOPSYS<sup>®</sup>





#### Electrical Circuit Analysis Algorithm (tool)





## Node Voltage Analysis - Voltage Divider, make circuit (Operator) - analysis faster

Step 1 – Pick a node and label it as ground



Step 2 – Label all remaining nodes as some potential U<sub>i</sub>.



Step 3 – Label the current through every non-wire element in the circuit with In.



Requires some thinking

Step 4 – Add +/- labels on each non-wire element, following the passive sign convention.



Passive sign convention: the current enters at the positive terminal and exits are the negative terminal.

Step 5 – Set up the relationship  $\wedge$  consists of the unknown currents and potentials.



$$\vec{x} = \begin{bmatrix} x_1 \\ x_2 \\ y_1 \\ y_2 \end{bmatrix}$$

Passive sign convention: the current enters at the positive terminal and exits are the negative terminal.

Step 6 – Use KCL to fill in as many linearly independent rows in A and



For 
$$U_1 \Rightarrow 0 = I_1 + I_3$$
 (1)  
For  $U_2 \Rightarrow I_1 = I_2$   
 $I_1 - I_2 = 0$  (2)

KUL: the current flowing into a junction must equal the current flowing out of that junction.

Sten 7 - I lee the IV relationships of each of the non-wire elements to fill in the remaining rows of A and



Step 8 – Solve the system of equations to determine values of unknown variables.

$$I_1 + I_3 = 0$$
 (1)  
 $-I_1 + I_2 = 0$  (2)  
 $R_1 I_1 - U_1 + U_2 = 0$  (3)  
 $R_2 I_2 - U_2 = 0$  (4)  
 $U_1 = V_3$  (5)

$$I_2 = \frac{V_S}{R_1 + R_2}$$

$$\begin{bmatrix}
\mathbf{I}_{1} \\
\mathbf{I}_{2} \\
\mathbf{I}_{3} \\
\mathbf{V}_{1} \\
\mathbf{V}_{2}
\end{bmatrix} = \begin{bmatrix}
\mathbf{0} \\
\mathbf{0} \\
\mathbf{0} \\
\mathbf{0} \\
\mathbf{V}_{5}
\end{bmatrix}$$

$$I_3 = -\frac{V_S}{R_1 + R_2}$$

∞ is an operator